

# Computer Assignment #1

# Computer Architecture



Seyyed Sina Alizadeh Tabatabai - 810101477 Majid Sadeghinezhad Saryazdi - 810101459 Fall 2024

Prof.: Dr.Safari

### **Abstract**

The Goal for this project is designing hardware for solving the famous eight queens problem. The "Safety Check" module is designed to get the coordinates of two cells, check if two queens positioned in the said cells threaten each other, and give the "threat" signal as the output. This process is done for every cell that belongs to previous columns. The cell is considered unsafe the moment a threat arises, and it is considered safe if none of the previously positioned queens threaten the cell. If none of the rows in a column are safe, the hardware backtracks to change the position of the queen placed in the previous column. This whole process gets done until the position of the last column's queen is determined. "done" signal becomes one after this step and the board contents are displayed column by column on the output (in the format 8'b00001000 where 1 is the position of the queen in the column) in eight clock cycles.

# Data Path and Controller Design

- Data Path
- Needed Components:
- U/D Counter



8x8 Register



Encoder



Decoder



Safety Check Module



### • Data Path:



### Controller

- State Transition Signals:
  - start
  - test\_cout
  - o threat

- col\_cout
- o row\_cout
- row\_load\_cout
- Signals Changed in States:
  - o rst
  - o reg\_rst
  - o test\_ld
  - o reg\_ld
  - o col\_en

- row\_rst
- o UD
- o col\_rst
- o reg\_sel
- o done

no\_answer

o col\_back\_out

- o row\_ld
- o test\_en
- o row\_en

• FSM:



# System Verilog Code

• Controller's Always Blocks:

```
module controller(clk, start, rst, col_cout, row_cout, test_cout, row_Load_cout, col_back_cout, threat, col_en,
    input clk;
    input start, rst;
   input col_cout, row_cout, test_cout, row_Load_cout, col_back_cout;
   input threat;
   output reg col_en, row_en, test_en ;
   output reg col_rst, row_rst, test_rst, reg_rst, st_rst;
output reg row_ld, test_ld, reg_ld, push, pop;
    output reg UpDown, reg_sel ;
   output reg done, no_answer;
   reg [4:0] ps, ns;
    always @(posedge clk)
            ps <= 'S0;
            ps <= ns;
    always @(ps or start or col_cout or row_cout or test_cout or threat)
        case (ps)
            'S3: ns - 'S4 ;
             `$4: ns = test_cout ? `$5 : (threat ? `$8 : `$7) ;
            `S5: ns - `S14 ;
`S6: ns - `S4 ;
            `59: ns = row_cout ? `510 : `54 ;
`510: ns = col_back_cout ? `518 : `511 ;
            'S11: ns = 'S12 ;
            `$12: ns = row_Load_cout ? `$10 : `$2 ;
            `S15: ns = col_cout ? `50 : `515 ;
`S16: ns = col_cout ? `513 : `52 ;
            `S17: ns = `S15 ;
`S18: ns = `S18 ;
    always @(ps)
        {col_en, row_en, test_en} = 3'b000 ;
        {col_rst, row_rst, test_rst, reg_rst, st_rst} = 5'b00000;
        {row_ld, test_ld, reg_ld, push, pop} = 5'b00000;
        {UpDown, reg_sel, done, no_answer} - 4'b0000 ;
        '52: test_ld = 1'b1 ;
'55: {reg_ld, push} = 2'b11 ;
             `S7: test_en = 1'b1 ;
            `S8: {row_en, test_ld} = 2'b11 ;
            `S10: col_en = 1'b1 ;
            `S11: pop = 1'b1 ;
             `S12: row_ld = 1'b1 ;
             `S13: {col_rst, reg_sel, UpDown} - 3'b111 ;
        "$14: {col_en, row_rst, UpDown} = 3'b111;
            `S15: {reg_sel, col_en, UpDown} = 3'b111 ;
`S17: {reg_sel, col_en, UpDown, done} = 4'b1111 ;
            'S18: no_answer = 1'b1 ;
default: done = 1'b0 ;
```

• Data Path's Code:

```
module data_path(clk, col_en, row_en, test_en, col_rst, row_rst, test_rst, reg_rst, st_rst, row_ld, test_ld, reg_ld, push, pop, UpDown, reg_sel, col_cout, row_cout, test_cout,
                row_Load_cout, col_back_cout, threat, reg_out);
    input clk;
    input col_en, row_en, test_en;
    input col_rst, row_rst, test_rst, reg_rst, st_rst;
    input row_ld, test_ld, reg_ld, push, pop ;
    input UpDown, reg_sel;
   output col_cout, row_cout, test_cout, row_Load_cout, col_back_cout;
   output threat;
    output[7:0] reg_out ;
   wire[2:0] col,row,test;
   wire[2:0] row_Load, test_Load;
   wire[2:0] read_reg_sel ;
   wire[2:0] decoded, stack_out;
    wire[7:0] encoded;
   wire dummy ;
   U_D_counter col_Counter(col_en, UpDown, col_rst, 1'b0, 3'bzzz, clk, col, col_cout);
   U_D_counter row_Counter(row_en, 1'b1, row_rst, row_ld, row_Load, clk, row, row_cout);
    U_D_counter test_Counter(test_en, 1'b0, test_rst, test_ld, test_Load, clk, test, dummy);
    assign {row_Load_cout, row_Load} = stack_out + 3'b001;
    assign test_Load = col - 3'b001;
    assign test_cout = &test;
    assign col_back_cout = ~ |col ;
    safety_check threat_checker(row, col, decoded, test, threat);
   decoder8to3 Decoder(reg_out ,decoded);
    encoder3to8 Encoder(row,encoded);
    block_register board(read_reg_sel, col, reg_ld, encoded, reg_rst, clk, reg_out);
    stack_3bit stack(st_rst, push, pop, row, stack_out, clk);
    assign read_reg_sel = (reg_sel) ? (col) : (test) ;
endmodule
```

# Results

# • Threat Detection Example In Waveform



# • Backtrack Example In Waveform



In this part of the waveform, we can see the transition S4->S8->S9->S10->S11->S12->S10->S11->S12->S2 and the change in the corresponding signals in the same way designed in the FSM.

# • Done Signal



### Output



which translates into:

